Datasheet AD5750, AD5750-1, AD5750-2 (Analog Devices) - 8

HerstellerAnalog Devices
BeschreibungIndustrial Current/Voltage Output Driver with Programmable Ranges
Seiten / Seite36 / 8 — AD5750/AD5750-1/AD5750-2. Data Sheet. TIMING CHARACTERISTICS. Table 3. …
RevisionF
Dateiformat / GrößePDF / 831 Kb
DokumentenspracheEnglisch

AD5750/AD5750-1/AD5750-2. Data Sheet. TIMING CHARACTERISTICS. Table 3. Parameter1, 2. Limit at TMIN, TMAX. Unit. Description

AD5750/AD5750-1/AD5750-2 Data Sheet TIMING CHARACTERISTICS Table 3 Parameter1, 2 Limit at TMIN, TMAX Unit Description

Modelllinie für dieses Datenblatt

Textversion des Dokuments

link to page 8 link to page 8
AD5750/AD5750-1/AD5750-2 Data Sheet TIMING CHARACTERISTICS
AVDD/AVSS = ±12 V (± 10%) to ±24 V (± 10%), DVCC = 2.7 V to 5.5 V, GND = 0 V. VOUT: RLOAD = 2 kΩ, CL = 200 pF, IOUT: RLOAD = 300 Ω. All specifications TMIN to TMAX, unless otherwise noted.
Table 3. Parameter1, 2 Limit at TMIN, TMAX Unit Description
t1 20 ns min SCLK cycle time t2 8 ns min SCLK high time t3 8 ns min SCLK low time t4 5 ns min SYNC falling edge to SCLK falling edge setup time t5 10 ns min 16th SCLK falling edge to SYNC rising edge (on 24th SCLK falling edge if using PEC) t6 5 ns min Minimum SYNC high time (write mode) t7 5 ns min Data setup time t8 5 ns min Data hold time t9, t10 1.5 µs max CLEAR pulse low/high activation time t11 5 ns min Minimum SYNC high time (read mode) t12 40 ns max SCLK rising edge to SDO valid (SDO CL = 15 pF) t13 10 ns min RESET pulse low time 1 Guaranteed by characterization, but not production tested. 2 All input signals are specified with tR = tF = 5 ns (10% to 90% of DVCC) and timed from a voltage level of 1.2 V. Rev. F | Page 8 of 36 Document Outline Features Applications General Description Table of Contents Revision History Functional Block Diagram Specifications Timing Characteristics Timing Diagrams Absolute Maximum Ratings ESD Caution Pin Configuration and Function Descriptions Typical Performance Characteristics Voltage Output Current Output Terminology Theory of Operation Software Mode Current Output Architecture Driving Inductive Loads Voltage Output Amplifier Driving Large Capacitive Loads Power-On State of AD5750/AD5750-1/AD5750-2 Default Registers at Power-On Reset Function OUTEN Software Control Input Shift Register Status Bit Read Operation Hardware Control Transfer Function Detailed Description of Features Output Fault Alert—Software Mode Output Fault Alert—Hardware Mode Voltage Output Short-Circuit Protection Asynchronous Clear (CLEAR) External Current Setting Resistor Programmable Overrange Modes Packet Error Checking Applications Information Transient Voltage Protection Thermal Considerations Layout Guidelines Galvanically Isolated Interface Microprocessor Interfacing Outline Dimensions Ordering Guide