Datasheet ADP1851 (Analog Devices) - 7

HerstellerAnalog Devices
BeschreibungWide Range Input, Synchronous, Step-Down DC-to-DC Controller
Seiten / Seite24 / 7 — Data Sheet. ADP1851. PIN CONFIGURATION AND FUNCTION DESCRIPTIONS. GOO. EN …
RevisionB
Dateiformat / GrößePDF / 1.1 Mb
DokumentenspracheEnglisch

Data Sheet. ADP1851. PIN CONFIGURATION AND FUNCTION DESCRIPTIONS. GOO. EN 1. 12 BST. SS/TRK 2. 11 DH. TOP. FB 3. 10 SW. VIEW. COMP 4. NOTES

Data Sheet ADP1851 PIN CONFIGURATION AND FUNCTION DESCRIPTIONS GOO EN 1 12 BST SS/TRK 2 11 DH TOP FB 3 10 SW VIEW COMP 4 NOTES

Modelllinie für dieses Datenblatt

Textversion des Dokuments

Data Sheet ADP1851 PIN CONFIGURATION AND FUNCTION DESCRIPTIONS D EQ MP M R GOO I F RA P LI 6 5 4 3 1 1 1 1 EN 1 12 BST SS/TRK 2 ADP1851 11 DH TOP FB 3 10 SW VIEW COMP 4 9 DL 5 6 7 8 C NI O D N V N CC G SY V P NOTES
3
1. THE EXPOSED PAD IS THE AGND
-00
POWER INPUT OF THE IC; CONNECT IT TO THE SYSTEM AGND PLANE.
10595 Figure 3. Pin Configuration
Table 3. Pin Function Descriptions Pin No. Mnemonic Description
1 EN Enable Input. Drive EN high to turn the controller on, and drive EN low to turn the controller off. Tie EN to VIN for automatic startup. For a precision UVLO, connect an appropriately sized resistor divider from VIN to AGND, and tie the midpoint to this pin. 2 SS/TRK Soft Start/Tracking Input. Connect a capacitor from SS/TRK to AGND to set the soft start time. This node is internally pulled up to VCCO through a 6.5 µA current source. Use this pin as the TRK input for tracking an external voltage during startup. 3 FB Output Voltage Feedback Input. Connect this pin to an output via a resistor divider. 4 COMP Compensation Node. Output of the error amplifier. Connect a resistor/capacitor (RC) network from COMP to FB to compensate the regulation control loop. 5 SYNC Frequency Synchronization Input. This pin accepts an external clock signal with a frequency close to 1× the internal oscillator frequency, fOSC, set by the FREQ pin. The controller operates in forced PWM mode when a periodic clock signal is detected at SYNC or when SYNC is high (connected to VCCO). The resulting switching frequency is 1× the SYNC frequency. When SYNC is low or left floating, the controller operates in pulse skip mode. 6 VIN Input Voltage. Connect to main power supply. Bypass with a 1 µF or larger ceramic capacitor connected as close as possible to this pin and AGND. 7 VCCO Output of the Internal Low Dropout (LDO) Regulator. The internal circuitry and gate drivers are powered from VCCO. Bypass VCCO to AGND with a 1 μF or larger ceramic capacitor. The VCCO output remains active even when EN is low. For operations at VIN below 5.5 V, VIN can be connected to VCCO. Do not use the LDO to power other auxiliary system loads. 8 PGND Power Ground. Ground for internal driver. Differential current is sensed between SW and PGND. 9 DL Low-Side Synchronous Rectifier Gate Driver Output. To program the gain of the current sense amplifier in a current mode or to set voltage mode control, connect a resistor between DL and PGND. This pin is capable of driving MOSFETs with a total input capacitance up to 20 nF. 10 SW Power Switch Node/Current Sense Amplifier Input. Connect this pin to the source of the high-side N-channel MOSFET and the drain of the low-side N-channel MOSFET. Differential current is sensed between SW and PGND. 11 DH High-Side Switch Gate Driver Output. This pin is capable of driving MOSFETs with a total input capacitance up to 20 nF. 12 BST Bootstrapped Upper Rail of High-Side Internal Driver. Connect a multilayer ceramic capacitor (MLCC) with a value from 0.1 µF to 0.22 µF between BST and SW. An internal boost diode rectifier is connected between VCCO and BST. 13 ILIM Current-Limit Sense Comparator Inverting Input. Connect a resistor between ILIM and SW to set the current- limit offset. For accurate current-limit sensing, connect ILIM to a current sense resistor at the source of the low-side MOSFET. 14 PGOOD Power Good. PGOOD is the open-drain power-good indicator logic output with an internal 12.5 kΩ resistor connected between PGOOD and VCCO. 15 RAMP Programmable Current Setting for Slope Compensation. Connect a resistor from RAMP to VIN. The voltage at RAMP is 0.2 V during operation. This pin is high impedance when the controller is disabled. Rev. B | Page 7 of 24 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION TYPICAL OPERATION CIRCUIT REVISION HISTORY SIMPLIFIED BLOCK DIAGRAM SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS THEORY OF OPERATION CONTROL ARCHITECTURE OSCILLATOR FREQUENCY SYNCHRONIZATION PWM AND PULSE SKIP MODES OF OPERATION SYNCHRONOUS RECTIFIER AND DEAD TIME INPUT UNDERVOLTAGE LOCKOUT INTERNAL LINEAR REGULATOR OVERVOLTAGE PROTECTION POWER GOOD SHORT-CIRCUIT AND CURRENT-LIMIT PROTECTION ENABLE/DISABLE CONTROL THERMAL OVERLOAD PROTECTION APPLICATIONS INFORMATION ADIsimPower DESIGN TOOL SETTING THE OUTPUT VOLTAGE SOFT START SETTING THE CURRENT LIMIT ACCURATE CURRENT-LIMIT SENSING INPUT CAPACITOR SELECTION VIN PIN FILTER BOOST CAPACITOR SELECTION INDUCTOR SELECTION OUTPUT CAPACITOR SELECTION MOSFET SELECTION LOOP COMPENSATION—VOLTAGE MODE Type III Compensation LOOP COMPENSATION—CURRENT MODE Setting the Slope Compensation Setting the Current Sense Gain Type II Compensation SWITCHING NOISE AND OVERSHOOT REDUCTION VOLTAGE TRACKING Coincident Tracking Ratiometric Tracking PCB LAYOUT GUIDELINES TYPICAL OPERATING CIRCUITS OUTLINE DIMENSIONS ORDERING GUIDE