Datasheet AD7091R-2, AD7091R-4, AD7091R-8 (Analog Devices) - 9

HerstellerAnalog Devices
Beschreibung8-Channel, 1 MSPS, Ultralow Power, 12-Bit ADC in 24-Lead TSSOP
Seiten / Seite42 / 9 — Data Sheet. AD7091R-2/AD7091R-4/AD7091R-8. E IV. K L. ESE. 81 71 61. VDD …
RevisionC
Dateiformat / GrößePDF / 875 Kb
DokumentenspracheEnglisch

Data Sheet. AD7091R-2/AD7091R-4/AD7091R-8. E IV. K L. ESE. 81 71 61. VDD 1. 15 SDO. REGCAP 2. 14 SDI. AD7091R-4. REF. IN/REFOUT. 13 GND. TOP VIEW

Data Sheet AD7091R-2/AD7091R-4/AD7091R-8 E IV K L ESE 81 71 61 VDD 1 15 SDO REGCAP 2 14 SDI AD7091R-4 REF IN/REFOUT 13 GND TOP VIEW

Modelllinie für dieses Datenblatt

Textversion des Dokuments

Data Sheet AD7091R-2/AD7091R-4/AD7091R-8 T T S E IV NV K L ESE DR R CS V CO SC 0 9 2 1 81 71 61 VDD 1 15 SDO REGCAP 2 14 SDI AD7091R-4 REF 3 IN/REFOUT 13 GND TOP VIEW CS GND 4 12 ADC 1 20 V (Not to Scale) IN DRIVE MUX 5 OUT 11 VIN1 RESET 2 19 CONVST V 3 18 DD SCLK 6 7 8 9 01 REGCAP 4 17 SDO 0 2 0 1 3 IN IN O IN V V PO V REFIN/REFOUT 5 AD7091R-4 16 SDI G GP TOP VIEW SY/ GND 6 15 (Not to Scale) GND U /B MUX T OUT 7 14 ADCIN ER V 8 13 L IN0 VIN1 A V 9 12 IN2 VIN3 NOTES 1. THE EXPOSED PAD IS NOT CONNECTED
005
ALERT/BUSY/GPO 10
-006
11 0 GPO1 INTERNALLY. IT IS RECOMMENDED THAT
91-
THE PAD BE SOLDERED TO GND.
108 10891 Figure 7. 4-Channel, 20-Lead TSSOP Pin Configuration Figure 8. 4-Channel, 20-Lead LFCSP Pin Configuration
Table 6. 4-Channel, 20-Lead LFCSP and 20-Lead TSSOP Pin Function Descriptions Pin No. T Mn SSOP LFCSP emonic Description
1 19 CS Chip Select Input. When CS is held low, the serial bus enables, and CS frames the output data on the SPI. 2 20 RESET Reset. Logic input. 3 1 VDD Power Supply Input. The VDD range is from 2.7 V to 5.25 V. Decouple this supply pin to GND. 4 2 REGCAP Decoupling Capacitor Pin for Voltage Output from Internal Regulator. Decouple this output pin separately to GND using a 1.0 μF capacitor. 5 3 REFIN/REFOUT Voltage Reference Output, 2.5 V. Decouple this pin to GND. Typical recommended decoupling capacitor value is 2.2 μF. The user can either access the internal 2.5 V reference or overdrive the internal reference with the voltage applied to this pin. The reference voltage range for an externally applied reference is 1.0 V to VDD. 6, 15 4, 13 GND Chip Ground Pins. These pins are the ground reference point for all circuitry on the AD7091R-4. 7 5 MUXOUT Multiplexer Output. The output of the multiplexer appears at this pin. If no external filtering or buffering is required, tie this pin directly to the ADCIN pin; otherwise, tie the output of the conditioning network to the ADCIN pin. 8 6 VIN0 Analog Input 0. Single-ended analog input. The analog input range is 0 V to VREF. 9 7 VIN2 Analog Input 2. Single-ended analog input. The analog input range is 0 V to VREF. 10 8 ALERT/BUSY/GPO0 Alert Output Pin (ALERT). This is a multifunction pin determined by the configuration register. When functioning as ALERT, this pin is a logic output indicating that a conversion result has fallen outside the limit of the register settings. When the ALERT/BUSY/GPO0 pin is configured as a BUSY output, use this pin to indicate when a conversion is taking place. The pin can also function as a general-purpose digital output. 11 9 GPO1 General-Purpose Digital Output. 12 10 VIN3 Analog Input 3. Single-ended analog input. The analog input range is 0 V to VREF. 13 11 VIN1 Analog Input 1. Single-ended analog input. The analog input range is 0 V to VREF. 14 12 ADCIN ADC Input. This pin allows access to the on-chip track-and-hold. If no external filtering or buffering is required, tie this pin directly to the MUXOUT pin; otherwise, tie the input of the conditioning network to the MUXOUT pin. 16 14 SDI Serial Data Input Bus. This input provides data written to the on-chip control registers. Data clocks into the registers on the falling edge of the SCLK input. Provide data MSB first. 17 15 SDO Serial Data Output Bus. The conversion output data is supplied to this pin as a serial data stream. The bits are clocked out on the falling edge of the SCLK input, and 13 SCLKs are required to access the data. The data is provided MSB first. Rev. C | Page 9 of 42 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS TIMING SPECIFICATIONS Timing Diagram ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS TERMINOLOGY THEORY OF OPERATION CIRCUIT INFORMATION CONVERTER OPERATION ADC TRANSFER FUNCTION REFERENCE POWER SUPPLY DEVICE RESET TYPICAL CONNECTION DIAGRAM ANALOG INPUT DRIVER AMPLIFIER CHOICE REGISTERS ADDRESSING REGISTERS CONVERSION RESULT REGISTER CHANNEL REGISTER CONFIGURATION REGISTER ALERT INDICATION REGISTER CHANNEL x LOW LIMIT REGISTER CHANNEL x HIGH LIMIT REGISTER CHANNEL x HYSTERESIS REGISTER SERIAL PORT INTERFACE READING CONVERSION RESULT WRITING DATA TO THE REGISTERS READING DATA FROM THE REGISTERS POWER-ON DEVICE INITIALIZATION MODES OF OPERATION NORMAL MODE POWER-DOWN MODE ALERT (AD7091R-4 AND AD7091R-8 ONLY) BUSY (AD7091R-4 AND AD7091R-8 ONLY) CHANNEL SEQUENCER DAISY CHAIN OUTLINE DIMENSIONS ORDERING GUIDE