Datasheet Texas Instruments SN74ALS113AD — Datenblatt

HerstellerTexas Instruments
SerieSN74ALS113A
ArtikelnummerSN74ALS113AD
Datasheet Texas Instruments SN74ALS113AD

Dual JK Negative-Edge-Triggered Flip-Flops mit voreingestelltem 14-SOIC 0 bis 70

Datenblätter

Dual J-K Negative-Edge-Triggered Flip-Flops With Preset
PDF, 69 Kb, Datei veröffentlicht: May 1, 1986

Status

Lifecycle StatusObsolete (Manufacturer has discontinued the production of the device)
Manufacture's Sample AvailabilityNo

Verpackung

Pin14
Package TypeD
Industry STD TermSOIC
JEDEC CodeR-PDSO-G
Width (mm)3.91
Length (mm)8.65
Thickness (mm)1.58
Pitch (mm)1.27
Max Height (mm)1.75
Mechanical DataHerunterladen

Öko-Plan

RoHSNot Compliant
Pb FreeNo

Anwendungshinweise

  • Advanced Schottky (ALS and AS) Logic Families
    PDF, 1.9 Mb, Datei veröffentlicht: Aug 1, 1995
    This document introduces the advanced Schottky family of clamped TTL integrated circuits (ICs). Detailed electrical characteristics of the 'AS and 'ALS devices with table formats are provided. Guidelines for designing high-performance digital systems using the Advanced Schottky family are given along with a brief summary of the solutions to most design decisions needed to implement systems using t

Modellreihe

Serie: SN74ALS113A (3)

Herstellerklassifikation

  • Semiconductors > Logic > Flip-Flop/Latch/Register > J-K Flip-Flop