Datasheet Texas Instruments SN74HC112N3 — Datenblatt

HerstellerTexas Instruments
SerieSN74HC112
ArtikelnummerSN74HC112N3
Datasheet Texas Instruments SN74HC112N3

Dual JK Negative-Edge-Triggered Flip-Flops mit klarem und voreingestelltem 16-PDIP -40 bis 85

Datenblätter

SN54HC112, SN74HC112 datasheet
PDF, 598 Kb, Revision: F, Datei veröffentlicht: Sep 26, 2003
Auszug aus dem Dokument

Preise

Status

Lifecycle StatusObsolete (Manufacturer has discontinued the production of the device)
Manufacture's Sample AvailabilityNo

Verpackung

Pin16
Package TypeN
Industry STD TermPDIP
JEDEC CodeR-PDIP-T
Width (mm)6.35
Length (mm)19.3
Thickness (mm)3.9
Pitch (mm)2.54
Max Height (mm)5.08
Mechanical DataHerunterladen

Parameter

Approx. Price (US$)0.12 | 1ku
Bits(#)2
F @ Nom Voltage(Max)(Mhz)70
ICC @ Nom Voltage(Max)(mA)0.04
Input TypeLVTTL/CMOS
Output Drive (IOL/IOH)(Max)(mA)-4/4
Output TypeCMOS
Package GroupPDIP
Package Size: mm2:W x L (PKG)See datasheet (PDIP)
RatingCatalog
Schmitt TriggerNo
Technology FamilyHC
VCC(Max)(V)6
VCC(Min)(V)2
Voltage(Nom)(V)3.3
5
tpd @ Nom Voltage(Max)(ns)41

Öko-Plan

RoHSNot Compliant
Pb FreeNo

Anwendungshinweise

  • HCMOS Design Considerations (Rev. A)
    PDF, 207 Kb, Revision: A, Datei veröffentlicht: Sep 9, 2002
    This document describes a potential problem designers may encounter when using high-speed CMOS (HC) logic devices. There also is a broad range of CMOS-system to non-CMOS-system interfaces that need to be considered. The design engineer inevitably encounters these interfaces. Key considerations for handling these interfaces are also discussed in this book.

Modellreihe

Herstellerklassifikation

  • Semiconductors > Logic > Flip-Flop/Latch/Register > J-K Flip-Flop