Datasheet PI6CG33602C (Diodes)

HerstellerDiodes
Beschreibung3.3V Very Low Power 6-Output PCIe Clock Generator With On-chip Termination
Seiten / Seite24 / 1 — Lead-free Green. PI6CG33602C. 3.3V Very Low Power 6-Output PCIe Clock …
Dateiformat / GrößePDF / 1.7 Mb
DokumentenspracheEnglisch

Lead-free Green. PI6CG33602C. 3.3V Very Low Power 6-Output PCIe Clock Generator With On-chip Termination. Features. Description

Datasheet PI6CG33602C Diodes

Modelllinie für dieses Datenblatt

Textversion des Dokuments

A product Line of
b P
Diodes Incorporated
Lead-free Green PI6CG33602C 3.3V Very Low Power 6-Output PCIe Clock Generator With On-chip Termination Features Description
Î Î 3.3V Supply Voltage The PI6CG33602C is a 6-output very low power PCIe Gen1/Gen2/ Î Î Crystal/CMOS input: 25 MHz Gen3/Gen4/Gen5 clock generator. It uses 25MHz crystal or CMOS Î Î 6 Differential low power HCSL outputs with on-chip reference as an input to generate the 100MHz low power termination differential HCSL outputs with on-chip terminations. The on-chip Î Î Default Z termination can save 24 external resistors and make layout easier. OUT = 85Ω An additional buffered reference output is provided to serve as a Î Î Individual output enable low noise reference for other circuitry. Î Î Reference CMOS output Î Î Programmable slew rate and output amplitude for each output It uses Diodes' proprietary PLL design to achieve very low Î Î Differential outputs blocked until PLL is locked jitter that meets PCIe Gen1/Gen2/Gen3/Gen4/Gen5 require- Î Î Selectable 0%, -0.25% or -0.5% spread on differential outputs ments. It also provides various options such as different slew rate and amplitude through SMBUS so that users can configure the Î Î Strapping pins or SMBus for configuration device easily to get the optimized performance for their individ- Î Î Differential Output-To-Output Skew <50ps ual boards. The device also supports selectable spread-spectrum Î Î Very-Low Jitter Outputs options to reduce EMI for various applications. à Differential Cycle-To-Cycle Jitter <50ps à PCIe Gen1/Gen2/Gen3/Gen4/Gen5 Compliant à CMOS REFOUT Phase Jitter
Block Diagram
•  < 0.3ps RMS, SSC off •  <1.5ps RMS, SSC on REFOUT Î Î Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2) OE[5:0]# Q5 Î Î Halogen and Antimony Free. “Green” Device (Note 3) Î Î For automotive applications requiring specific change control Q4 XTAL_IN/CLK (i.e. parts qualified to AEC-Q100/101/200, PPAP capable, OSC PLL XTAL_OUT SS and manufactured in IATF 16949 certified facilities), please Q3 contact us or your local Diodes representative. SCLK Q2 SDATA https://www.diodes.com/quality/product-definitions/ SADR CTRL SS_SEL_TRI LOGIC Q1 Î Î Packaging (Pb-free & Green): 40-lead 5×5mm TQFN PD# Q0
Notes:
1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant. 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated’s definitions of Halogen- and Antimony-free, "Green" and Lead-free. 3. Halogen- and Antimony-free "Green” products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds. PI6CG33602C www.diodes.com January 2020 Document Number DS42296 Rev 3-2 1 Diodes Incorporated