Datasheet AD9608 (Analog Devices)

HerstellerAnalog Devices
Beschreibung10-Bit, 125/105 MSPS, 1.8 V Dual Analog-to-Digital Converter
Seiten / Seite41 / 1 — 10-Bit, 125/105 MSPS, 1.8 V Dual. Analog-to-Digital Converter (ADC). Data …
RevisionC
Dateiformat / GrößePDF / 1.1 Mb
DokumentenspracheEnglisch

10-Bit, 125/105 MSPS, 1.8 V Dual. Analog-to-Digital Converter (ADC). Data Sheet. AD9608. FEATURES. FUNCTIONAL BLOCK DIAGRAM

Datasheet AD9608 Analog Devices, Revision: C

Modelllinie für dieses Datenblatt

Textversion des Dokuments

10-Bit, 125/105 MSPS, 1.8 V Dual Analog-to-Digital Converter (ADC) Data Sheet AD9608 FEATURES FUNCTIONAL BLOCK DIAGRAM 1.8 V analog supply operation AVDD AGND SDIO SCLK CSB 1.8 V CMOS or 1.8 V LVDS output SNR = 61.7 dBFS at 70 MHz SPI ORA SFDR = 85 dBc at 70 MHz R Low power: 95 mW/channel at 125 MSPS DS FFE VIN+A PROGRAMMING DATA D9A V U L Differential analog input with 650 MHz bandwidth ADC S/ T B VIN–A U D0A MO IF sampling frequencies to 200 MHz C TP OU On-chip voltage reference and sample-and-hold circuit DCOA VREF 2 V p-p differential analog input TION SENSE DRVDD DNL = ±0.13 LSB OP AD9608 X VCM REF U Serial port control options SELECT M ORB RBIAS R Offset binary, Gray code, or twos complement data format DS FFE D9B Optional clock duty cycle stabilizer VIN–B V U L ADC S/ T B Integer 1-to-8 input clock divider VIN+B U D0B MO C TP Data output multiplex option OU DCOB Built-in selectable digital test pattern generation Energy-saving power-down modes DIVIDE DUTY CYCLE MODE 1 TO 8 STABILIZER CONTROLS Data clock out with programmable clock and data alignment CLK+ CLK– SYNC DCS PDWN DFS OEB NOTES APPLICATIONS
001
1. PIN NAMES ARE FOR THE CMOS PIN CONFIGURATION ONLY; SEE FIGURE 7 FOR LVDS PIN NAMES.
09977-
Communications
Figure 1.
Diversity radio systems I/Q demodulation systems Broadband data applications PRODUCT HIGHLIGHTS Battery-powered instruments
1. Operates from a single 1.8 V analog power supply and
Handheld scope meters
features a separate digital output driver supply to
Portable medical imaging
accommodate 1.8 V CMOS or 1.8 V LVDS logic families.
Ultrasound
2. The patented sample-and-hold circuit maintains excellent performance for input frequencies up to 200 MHz and is designed for low cost, low power, and ease of use. 3. Includes a standard serial port interface that supports various product features and functions, such as data output format- ting, internal clock divider, power-down, DCO/data timing, and offset adjustments. 4. Packaged in a 64-lead, RoHS-compliant LFCSP that is pin compatible with the AD9650, AD9269, and AD9268 16-bit ADCs, the AD9258 and AD9648 14-bit ADCs, the AD9628 and AD9231 12-bit ADCs, and the AD9204 10-bit ADC, enabling a simple migration path between 10-bit and 16-bit converters sampling from 20 MSPS to 125 MSPS.
Rev. C Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Tel: 781.329.4700 ©2011–2015 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. Technical Support www.analog.com
Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHLIGHTS TABLE OF CONTENTS REVISION HISTORY GENERAL DESCRIPTION SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING SPECIFICATIONS Timing Diagrams ABSOLUTE MAXIMUM RATINGS THERMAL CHARACTERISTICS ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS AD9608-125 AD9608-105 EQUIVALENT CIRCUITS THEORY OF OPERATION ADC ARCHITECTURE ANALOG INPUT CONSIDERATIONS Input Common Mode Differential Input Configurations VOLTAGE REFERENCE Internal Reference Connection External Reference Operation CLOCK INPUT CONSIDERATIONS Clock Input Options Input Clock Divider Clock Duty Cycle Jitter Considerations CHANNEL/CHIP SYNCHRONIZATION POWER DISSIPATION AND STANDBY MODE DIGITAL OUTPUTS Digital Output Enable Function (OEB) TIMING Data Clock Output (DCO) OUTPUT TEST OUTPUT TEST MODES SERIAL PORT INTERFACE (SPI) CONFIGURATION USING THE SPI HARDWARE INTERFACE CONFIGURATION WITHOUT THE SPI SPI ACCESSIBLE FEATURES MEMORY MAP READING THE MEMORY MAP REGISTER TABLE Open Locations Default Values Logic Levels Channel-Specific Registers MEMORY MAP REGISTER TABLE MEMORY MAP REGISTER DESCRIPTIONS Power Modes (Register 0x08) Bits[7:6]—Open Bits[4:2]—Open Bits[1:0]—Internal Power-Down Mode Enhancement Control (Register 0x0C) Bits[7:3]—Open Bit 2—Chop Mode Bits[1:0]—Open Output Mode (Register 0x14) Bits[7:6]—Output Port Logic Type Bit 5—Output Interleave Enable Bit 4—Output Port Disable Bit 3—Open Bit 2—Output Invert Bits[1:0]—Output Format Sync Control (Register 0x3A) Bits[7:3]—Open Bit 2—Clock Divider Next Sync Only Bit 1—Clock Divider Sync Enable Bit 0—Open Transfer (Register 0xFF) Sample Rate Override (Register 0x100) User I/O Control 2 (Register 0x101) Bit 7—OEB Pin Enable Bits[6:1]—Open Bit 0—SDIO Pull-Down User I/O Control 3 (Register 0x102) Bits[7:4]—Open Bit 3—VCM Power-Down Bits[2:0]—Open APPLICATIONS INFORMATION DESIGN GUIDELINES Power and Ground Recommendations LVDS Operation Clock Stability Considerations Exposed Paddle Thermal Heat Slug Recommendations VCM Reference Decoupling SPI Port OUTLINE DIMENSIONS ORDERING GUIDE