Datasheet AD9249 (Analog Devices) - 3

HerstellerAnalog Devices
Beschreibung16 Channel 14-Bit, 65 MSPS, Serial LVDS, 1.8 V A/D Converter
Seiten / Seite37 / 3 — AD9249. Data Sheet. TABLE OF CONTENTS. REVISION HISTORY 10/13—Revision 0: …
Dateiformat / GrößePDF / 1.2 Mb
DokumentenspracheEnglisch

AD9249. Data Sheet. TABLE OF CONTENTS. REVISION HISTORY 10/13—Revision 0: Initial Version

AD9249 Data Sheet TABLE OF CONTENTS REVISION HISTORY 10/13—Revision 0: Initial Version

Modelllinie für dieses Datenblatt

Textversion des Dokuments

link to page 1 link to page 1 link to page 1 link to page 1 link to page 1 link to page 3 link to page 4 link to page 5 link to page 5 link to page 6 link to page 7 link to page 8 link to page 10 link to page 11 link to page 11 link to page 11 link to page 12 link to page 14 link to page 17 link to page 18 link to page 18 link to page 19 link to page 20 link to page 22 link to page 22 link to page 26 link to page 26 link to page 27 link to page 27 link to page 28 link to page 28 link to page 28 link to page 29 link to page 29 link to page 30 link to page 33 link to page 35 link to page 35 link to page 35 link to page 35 link to page 36 link to page 36 link to page 36 link to page 36 link to page 37 link to page 37
AD9249 Data Sheet TABLE OF CONTENTS
Features .. 1 Digital Outputs and Timing ... 21 Applications ... 1 Built-In Output Test Modes .. 25 General Description ... 1 Output Test Modes ... 25 Simplified Functional Block Diagram ... 1 Serial Port Interface (SPI) .. 26 Product Highlights ... 1 Configuration Using the SPI ... 26 Revision History ... 2 Hardware Interface ... 27 Functional Block Diagram .. 3 Configuration Without the SPI .. 27 Specifications ... 4 SPI Accessible Features .. 27 DC Specifications ... 4 Memory Map .. 28 AC Specifications .. 5 Reading the Memory Map Register Table ... 28 Digital Specifications ... 6 Memory Map Register Table ... 29 Switching Specifications .. 7 Memory Map Register Descriptions .. 32 Timing Specifications .. 9 Applications Information .. 34 Absolute Maximum Ratings .. 10 Design Guidelines .. 34 Thermal Characteristics .. 10 Power and Ground Recommendations ... 34 ESD Caution .. 10 Board Layout Considerations ... 34 Pin Configuration and Function Descriptions ... 11 Clock Stability Considerations ... 35 Typical Performance Characteristics ... 13 VCM ... 35 Equivalent Circuits ... 16 Reference Decoupling .. 35 Theory of Operation .. 17 SPI Port .. 35 Analog Input Considerations .. 17 Outline Dimensions ... 36 Voltage Reference ... 18 Ordering Guide .. 36 Clock Input Considerations .. 19 Power Dissipation and Power-Down Mode ... 21
REVISION HISTORY 10/13—Revision 0: Initial Version
Rev. 0 | Page 2 of 36 Document Outline Features Applications General Description Simplified Functional Block Diagram Product Highlights Revision History Functional Block Diagram Specifications DC Specifications AC Specifications Digital Specifications Switching Specifications Timing Diagrams Timing Specifications SYNC Timing Diagram Absolute Maximum Ratings Thermal Characteristics ESD Caution Pin Configuration and Function Descriptions Typical Performance Characteristics Equivalent Circuits Theory of Operation Analog Input Considerations Input Common Mode Differential Input Configurations Voltage Reference Internal Reference Connection External Reference Operation Clock Input Considerations Clock Input Options Input Clock Divider Clock Duty Cycle Jitter Considerations Power Dissipation and Power-Down Mode Digital Outputs and Timing SDIO/DFS Pin SCLK/DTP Pin CSB1 and CSB2 Pins RBIAS1 and RBIAS2 Pins Built-In Output Test Modes Output Test Modes Serial Port Interface (SPI) Configuration Using the SPI Hardware Interface Configuration Without the SPI SPI Accessible Features Memory Map Reading the Memory Map Register Table Open Locations Default Values Logic Levels Channel Specific Registers Memory Map Memory Map Register Descriptions Device Index (Register 0x04 and Register 0x05) Transfer (Register 0xFF) Power Modes (Register 0x08) Bits[7:6]—Open Bit 5—External Power-Down Pin Function Bits[4:2]—Open Bits[1:0]—Internal Power-Down Mode Enhancement Control (Register 0x0C) Bits[7:3]—Open Bit 2—Chop Mode Bits[1:0]—Open Output Mode (Register 0x14) Bit 7—Open Bit 6—LVDS-ANSI/LVDS-IEEE Option Bits[5:3]—Open Bit 2—Output Invert Bit 1—Open Bit 0—Output Format Output Adjust (Register 0x15) Bits[7:6]—Open Bits[5:4]—Output Driver Termination Bits[3:1]—Open Bit 0—FCO±x, DCO±x Output Drive Output Phase (Register 0x16) Bit 7—Open Bits[6:4]—Input Clock Phase Adjust Bits[3:0]—Output Clock Phase Adjust Resolution/Sample Rate Override (Register 0x100) User I/O Control 2 (Register 0x101) Bits[7:1]—Open Bit 0—SDIO Pull-Down User I/O Control 3 (Register 0x102) Bits[7:4]—Open Bit 3—VCM Power-Down Bits[2:0]—Open Applications Information Design Guidelines Power and Ground Recommendations Board Layout Considerations Sources of Coupling Crosstalk Between Inputs Coupling of Digital Output Switching Noise to Analog Inputs and Clock Clock Stability Considerations VCM Reference Decoupling SPI Port Outline Dimensions Ordering Guide