Datasheet Analog Devices AD9542 — Datenblatt
| Hersteller | Analog Devices |
| Serie | AD9542 |
Dual DPLL, Quad-Eingang, 10 Ausgang, Multiservice Line Card Clock Translator und Jitter Cleaner
Datenblätter
AD9542: Quad Input, Five-Output, Dual DPLL Synchronizer and Adaptive Clock Translator Data Sheet
PDF, 1.3 Mb, Revision: 0, Datei hochgeladen: Dec 25, 2018
Auszug aus dem Dokument
Status
| AD9542BCPZ | AD9542BCPZ-REEL7 | |
|---|---|---|
| Lifecycle Status | Production (Appropriate for new designs but newer alternatives may exist) | Production (Appropriate for new designs but newer alternatives may exist) |
Verpackung
| AD9542BCPZ | AD9542BCPZ-REEL7 | |
|---|---|---|
| N | 1 | 2 |
| Package | 48 ld LFCSP (7x7x.85mm w/5.6mm Pad) | 48 ld LFCSP (7x7x.85mm w/5.6mm Pad) |
| Pins | 48 | 48 |
| Package Code | CP-48-13 | CP-48-13 |
Parameter
| Parameters / Models | AD9542BCPZ | AD9542BCPZ-REEL7 |
|---|---|---|
| # Outputs | 10 | 10 |
| Clock Function | Generation, Synchronization | Generation, Synchronization |
| Interface | I²C, Serial, SPI | I²C, Serial, SPI |
| On-Chip VCO or DCO | Yes | Yes |
| Operating Temperature Range, °C | -40 to 85 | -40 to 85 |
| Output Frequency(max), Hz | 500M | 500M |
| Output Logic | CML, HCSL, LVDS | CML, HCSL, LVDS |
| Power(typ), W | 560m | 560m |
| Ref Clock(max), Hz | 750M | 750M |
| Ref Clock(min), Hz | 2k | 2k |
Öko-Plan
| AD9542BCPZ | AD9542BCPZ-REEL7 | |
|---|---|---|
| RoHS | Compliant | Compliant |
Modellreihe
Serie: AD9542 (2)
Herstellerklassifikation
- Clock & Timing > Clock Generation Devices | Clock Synchronization