Datasheet Texas Instruments 74SSTUB32864AZKER — Datenblatt
| Hersteller | Texas Instruments |
| Serie | 74SSTUB32864A |
| Artikelnummer | 74SSTUB32864AZKER |

25-Bit konfigurierbarer registrierter Puffer mit SSTL_18 Ein- und Ausgängen 96-LFBGA 0 bis 70
Datenblätter
25-Bit Configurable Registered Buffer datasheet
PDF, 513 Kb, Datei veröffentlicht: Oct 16, 2006
Auszug aus dem Dokument
Status
| Lifecycle Status | Active (Recommended for new designs) |
| Manufacture's Sample Availability | No |
Verpackung
| Pin | 96 |
| Package Type | ZKE |
| Industry STD Term | BGA MICROSTAR |
| JEDEC Code | R-PBGA-N |
| Package QTY | 1000 |
| Carrier | LARGE T&R |
| Device Marking | SB864A |
| Width (mm) | 5.5 |
| Length (mm) | 13.5 |
| Thickness (mm) | .85 |
| Pitch (mm) | .8 |
| Max Height (mm) | 1.4 |
| Mechanical Data | Herunterladen |
Parameter
| Absolute Jitter (Peak-to-Peak Cycle or Period Jitter) | N/A ps |
| Function | DDR2 Register |
| Number of Outputs | 25 |
| Operating Frequency Range(Max) | 410 MHz |
| Operating Temperature Range | 0 to 70 C |
| Output Drive | 8 mA |
| Package Group | LFBGA |
| Package Size: mm2:W x L | 96LFBGA: 74 mm2: 5.5 x 13.5(LFBGA) PKG |
| Rating | Catalog |
| VCC | 1.8 V |
| t(phase error) | N/A ps |
| tsk(o) | N/A ps |
Öko-Plan
| RoHS | Compliant |
Anwendungshinweise
- DDR2 Memory Interface Clocks and Registers - OverviewPDF, 308 Kb, Datei veröffentlicht: Mar 25, 2009
This application report gives an overview of the existing JEDEC DDR2 Register and PLL Buffer specifications and compliant TI devices.
Modellreihe
Serie: 74SSTUB32864A (1)
- 74SSTUB32864AZKER
Herstellerklassifikation
- Semiconductors > Clock and Timing > Memory Interface Clocks and Registers