Datasheet Texas Instruments SN74S114AN — Datenblatt
| Hersteller | Texas Instruments |
| Serie | SN74S114A |
| Artikelnummer | SN74S114AN |
Duale JK-Flip-Flops mit negativer Flanke mit voreingestellter, gemeinsamer CLR und CLK 14-PDIP 0 bis 70
Datenblätter
Dual J-K Negative-Edge-Triggered Flip-Flops With Preset, Common Clear, And Commo
PDF, 240 Kb, Datei veröffentlicht: Mar 1, 1988
Status
| Lifecycle Status | Obsolete (Manufacturer has discontinued the production of the device) |
| Manufacture's Sample Availability | No |
Verpackung
| Pin | 14 |
| Package Type | N |
| Industry STD Term | PDIP |
| JEDEC Code | R-PDIP-T |
| Width (mm) | 6.35 |
| Length (mm) | 19.3 |
| Thickness (mm) | 3.9 |
| Pitch (mm) | 2.54 |
| Max Height (mm) | 5.08 |
| Mechanical Data | Herunterladen |
Öko-Plan
| RoHS | Not Compliant |
| Pb Free | No |
Modellreihe
Serie: SN74S114A (1)
- SN74S114AN
Herstellerklassifikation
- Semiconductors > Logic > Flip-Flop/Latch/Register > J-K Flip-Flop