Datasheet Texas Instruments DS90CR287 — Datenblatt
| Hersteller | Texas Instruments |
| Serie | DS90CR287 |

+ 3,3 V LVDS-28-Bit-Kanalverbindungssender mit steigender Flanke - 85 MHz
Datenblätter
DS90CR287/DS90CR288A 3.3V Rising Edge Data Strobe LVDS 28-Bit Channel Link 85MHz datasheet
PDF, 1.5 Mb, Revision: G, Datei veröffentlicht: Mar 5, 2013
Auszug aus dem Dokument
Status
| DS90CR287MTD | DS90CR287MTD/NOPB | DS90CR287MTDX/NOPB | DS90CR287SLC/NOPB | |
|---|---|---|---|---|
| Lifecycle Status | NRND (Not recommended for new designs) | Active (Recommended for new designs) | Active (Recommended for new designs) | NRND (Not recommended for new designs) |
| Manufacture's Sample Availability | No | Yes | No | No |
Verpackung
| DS90CR287MTD | DS90CR287MTD/NOPB | DS90CR287MTDX/NOPB | DS90CR287SLC/NOPB | |
|---|---|---|---|---|
| N | 1 | 2 | 3 | 4 |
| Pin | 56 | 56 | 56 | 64 |
| Package Type | DGG | DGG | DGG | NZC |
| Industry STD Term | TSSOP | TSSOP | TSSOP | NFBGA |
| JEDEC Code | R-PDSO-G | R-PDSO-G | R-PDSO-G | S-PBGA-N |
| Package QTY | 34 | 34 | 1000 | 360 |
| Carrier | TUBE | TUBE | LARGE T&R | JEDEC TRAY (10+1) |
| Device Marking | >B | >B | >B | DS90CR287 |
| Width (mm) | 6.1 | 6.1 | 6.1 | 8 |
| Length (mm) | 14 | 14 | 14 | 8 |
| Thickness (mm) | 1.15 | 1.15 | 1.15 | 1.4 |
| Pitch (mm) | .5 | .5 | .5 | .8 |
| Max Height (mm) | 1.2 | 1.2 | 1.2 | 1.5 |
| Mechanical Data | Herunterladen | Herunterladen | Herunterladen | Herunterladen |
Parameter
| Parameters / Models | DS90CR287MTD![]() | DS90CR287MTD/NOPB![]() | DS90CR287MTDX/NOPB![]() | DS90CR287SLC/NOPB![]() |
|---|---|---|---|---|
| Clock Max, MHz | 85 | 85 | 85 | 85 |
| Clock Min, MHz | 20 | 20 | 20 | 20 |
| Compression Ratio | 28 to 4 | 28 to 4 | 28 to 4 | 28 to 4 |
| Data Throughput, Mbps | 2380 | 2380 | 2380 | 2380 |
| ESD, kV | 7 | 7 | 7 | 7 |
| Function | Serializer | Serializer | Serializer | Serializer |
| Input Compatibility | LVCMOS | LVCMOS | LVCMOS | LVCMOS |
| Operating Temperature Range, C | -10 to 70 | -10 to 70 | -10 to 70 | -10 to 70 |
| Output Compatibility | LVDS | LVDS | LVDS | LVDS |
| Package Group | TSSOP | TSSOP | TSSOP | TSSOP |
| Package Size: mm2:W x L, PKG | 56TSSOP: 113 mm2: 8.1 x 14(TSSOP) | 56TSSOP: 113 mm2: 8.1 x 14(TSSOP) | 56TSSOP: 113 mm2: 8.1 x 14(TSSOP) | 56TSSOP: 113 mm2: 8.1 x 14(TSSOP) |
| Parallel Bus Width, bits | 28 | 28 | 28 | 28 |
| Protocols | Channel-Link I | Channel-Link I | Channel-Link I | Channel-Link I |
| Rating | Catalog | Catalog | Catalog | Catalog |
| Supply Voltage(s), V | 3.3 | 3.3 | 3.3 | 3.3 |
Öko-Plan
| DS90CR287MTD | DS90CR287MTD/NOPB | DS90CR287MTDX/NOPB | DS90CR287SLC/NOPB | |
|---|---|---|---|---|
| RoHS | See ti.com | Compliant | Compliant | Compliant |
Anwendungshinweise
- Improving the Robustness of Channel Link Designs with Channel Link II Ser/Des (Rev. A)PDF, 62 Kb, Revision: A, Datei veröffentlicht: Apr 26, 2013
This application note discusses how system designers are able to use Channel Link II ser/Des to improve old and new channel link designs. - CHANNEL LINK Moving and Shaping Information In Point-To-Point ApplicationsPDF, 269 Kb, Datei veröffentlicht: Oct 5, 1998
- Multi-Drop Channel-Link OperationPDF, 212 Kb, Datei veröffentlicht: Oct 4, 2004
- Receiver Skew Margin for Channel Link I and FPD Link I DevicesPDF, 418 Kb, Datei veröffentlicht: Jan 13, 2016
- AN-1108 Channel-Link PCB and Interconnect Design-In GuidelinesPDF, 245 Kb, Datei veröffentlicht: May 15, 2004
Application Note 1108 Channel-Link PCB and Interconnect Design-In Guidelines
Modellreihe
Serie: DS90CR287 (4)
Herstellerklassifikation
- Semiconductors> Interface> Serializer, Deserializer> Channel Link I