Datasheet Texas Instruments DS90CF364A — Datenblatt
| Hersteller | Texas Instruments |
| Serie | DS90CF364A |

+ 3,3-V-LVDS-Empfänger 18-Bit-FPD-Verbindung (Flat Panel Display) - 65 MHz
Datenblätter
DS90CF384A/364A 3.3V LVDS Rcvr 24Bit FPD Link 65MHz/18Bit FPD Link - 65 MHz datasheet
PDF, 1.4 Mb, Revision: I, Datei veröffentlicht: Apr 19, 2013
Auszug aus dem Dokument
Status
| DS90CF364AMTD | DS90CF364AMTD/NOPB | DS90CF364AMTDX | DS90CF364AMTDX/NOPB | |
|---|---|---|---|---|
| Lifecycle Status | NRND (Not recommended for new designs) | Active (Recommended for new designs) | NRND (Not recommended for new designs) | Active (Recommended for new designs) |
| Manufacture's Sample Availability | Yes | No | No | No |
Verpackung
| DS90CF364AMTD | DS90CF364AMTD/NOPB | DS90CF364AMTDX | DS90CF364AMTDX/NOPB | |
|---|---|---|---|---|
| N | 1 | 2 | 3 | 4 |
| Pin | 48 | 48 | 48 | 48 |
| Package Type | DGG | DGG | DGG | DGG |
| Industry STD Term | TSSOP | TSSOP | TSSOP | TSSOP |
| JEDEC Code | R-PDSO-G | R-PDSO-G | R-PDSO-G | R-PDSO-G |
| Package QTY | 38 | 38 | 1000 | 1000 |
| Carrier | TUBE | TUBE | LARGE T&R | LARGE T&R |
| Device Marking | >B | >B | >B | >B |
| Width (mm) | 6.1 | 6.1 | 6.1 | 6.1 |
| Length (mm) | 12.5 | 12.5 | 12.5 | 12.5 |
| Thickness (mm) | 1.15 | 1.15 | 1.15 | 1.15 |
| Pitch (mm) | .5 | .5 | .5 | .5 |
| Max Height (mm) | 1.2 | 1.2 | 1.2 | 1.2 |
| Mechanical Data | Herunterladen | Herunterladen | Herunterladen | Herunterladen |
Parameter
| Parameters / Models | DS90CF364AMTD![]() | DS90CF364AMTD/NOPB![]() | DS90CF364AMTDX![]() | DS90CF364AMTDX/NOPB![]() |
|---|---|---|---|---|
| Color Depth, bpp | 18 | 18 | 18 | 18 |
| Function | Receiver | Receiver | Receiver | Receiver |
| Input Compatibility | FPD-Link LVDS | FPD-Link LVDS | FPD-Link LVDS | FPD-Link LVDS |
| Operating Temperature Range, C | -10 to 70 | -10 to 70 | -10 to 70 | -10 to 70 |
| Output Compatibility | LVCMOS,LVTTL | LVCMOS,LVTTL | LVCMOS,LVTTL | LVCMOS,LVTTL |
| Package Group | TSSOP | TSSOP | TSSOP | TSSOP |
| Package Size: mm2:W x L, PKG | 48TSSOP: 101 mm2: 8.1 x 12.5(TSSOP) | 48TSSOP: 101 mm2: 8.1 x 12.5(TSSOP) | 48TSSOP: 101 mm2: 8.1 x 12.5(TSSOP) | 48TSSOP: 101 mm2: 8.1 x 12.5(TSSOP) |
| Pixel Clock Min, MHz | 20 | 20 | 20 | 20 |
| Pixel Clock(Max), MHz | 65 | 65 | 65 | 65 |
| Rating | Catalog | Catalog | Catalog | Catalog |
| Total Throughput, Mbps | 1300 | 1300 | 1300 | 1300 |
Öko-Plan
| DS90CF364AMTD | DS90CF364AMTD/NOPB | DS90CF364AMTDX | DS90CF364AMTDX/NOPB | |
|---|---|---|---|---|
| RoHS | See ti.com | Compliant | See ti.com | Compliant |
Anwendungshinweise
- AN-1056 STN Application Using FPD-LinkPDF, 85 Kb, Datei veröffentlicht: May 14, 2004
Application Note 1056 STN Application Using FPD-Link - TFT Data Mapping for Dual Pixel LDI Application - Alternate A - Color MapPDF, 52 Kb, Datei veröffentlicht: May 15, 2004
Application Note 1163 TFT Data Mapping for Dual Pixel LDI Application - Alternate A - Color Map - LVDS Display Interface (LDI) TFT Data Mapping for Interoperability w/FPD-LinkPDF, 65 Kb, Datei veröffentlicht: May 14, 2004
Application Note 1127 LVDS Display Interface (LDI) TFT Data Mapping for Interoperabil ity with FPD-Link - AN-1085 FPD-Link PCB and Interconnect Design-In GuidelinesPDF, 344 Kb, Datei veröffentlicht: May 14, 2004
Application Note 1085 FPD-Link PCB and Interconnect Design-In Guidelines - Receiver Skew Margin for Channel Link I and FPD Link I DevicesPDF, 418 Kb, Datei veröffentlicht: Jan 13, 2016
- AN-1032 An Introduction to FPD-Link (Rev. C)PDF, 185 Kb, Revision: C, Datei veröffentlicht: Aug 8, 2017
The FPD-Linkchipsetarchitecturein conjunctionwith the LVDStechnologyprovidesthe highbandwidthinterfacenecessaryfor leadingedgedisplaytechnology.The conversionfromparallelTTL to serialLVDSallowsfor a narrowinterfacebetweengraphicscontrollerand panel.A narrowerinterfacemeanslowercablecost and simplifiesthe physicalconnectionthroug
Modellreihe
Serie: DS90CF364A (4)
Herstellerklassifikation
- Semiconductors> Interface> Display & Imaging SerDes> FlatLink/FPD-Link (LVDS for LCD)