Datasheet Texas Instruments CDCV857A — Datenblatt
| Hersteller | Texas Instruments |
| Serie | CDCV857A |

2,5-V-SSTL-II-Phasenregelkreistakttreiber für synchrone DRAM-Anwendungen mit doppelter Datenrate
Datenblätter
2.5-V Phase Lock Loop Clock Driver datasheet
PDF, 383 Kb, Revision: A, Datei veröffentlicht: Sep 11, 2002
Auszug aus dem Dokument
Status
| CDCV857ADGG | CDCV857ADGGG4 | CDCV857ADGGR | CDCV857ADGGRG4 | |
|---|---|---|---|---|
| Lifecycle Status | NRND (Not recommended for new designs) | NRND (Not recommended for new designs) | NRND (Not recommended for new designs) | NRND (Not recommended for new designs) |
| Manufacture's Sample Availability | No | No | No | No |
Verpackung
| CDCV857ADGG | CDCV857ADGGG4 | CDCV857ADGGR | CDCV857ADGGRG4 | |
|---|---|---|---|---|
| N | 1 | 2 | 3 | 4 |
| Pin | 48 | 48 | 48 | 48 |
| Package Type | DGG | DGG | DGG | DGG |
| Industry STD Term | TSSOP | TSSOP | TSSOP | TSSOP |
| JEDEC Code | R-PDSO-G | R-PDSO-G | R-PDSO-G | R-PDSO-G |
| Package QTY | 40 | 40 | 2000 | 2000 |
| Carrier | TUBE | TUBE | LARGE T&R | LARGE T&R |
| Device Marking | CDCV857A | CDCV857A | CDCV857A | CDCV857A |
| Width (mm) | 6.1 | 6.1 | 6.1 | 6.1 |
| Length (mm) | 12.5 | 12.5 | 12.5 | 12.5 |
| Thickness (mm) | 1.15 | 1.15 | 1.15 | 1.15 |
| Pitch (mm) | .5 | .5 | .5 | .5 |
| Max Height (mm) | 1.2 | 1.2 | 1.2 | 1.2 |
| Mechanical Data | Herunterladen | Herunterladen | Herunterladen | Herunterladen |
Öko-Plan
| CDCV857ADGG | CDCV857ADGGG4 | CDCV857ADGGR | CDCV857ADGGRG4 | |
|---|---|---|---|---|
| RoHS | Compliant | Compliant | Compliant | Compliant |
Anwendungshinweise
- Design Considerations for TI's CDCV857/CDCV857A/CDCV855 DRR PLL (Rev. A)PDF, 362 Kb, Revision: A, Datei veröffentlicht: Nov 20, 2005
Modellreihe
Serie: CDCV857A (4)
Herstellerklassifikation
- Semiconductors> Clock and Timing> Clock Buffers> Zero Delay Buffers