Datasheet Texas Instruments CDCF5801 — Datenblatt
| Hersteller | Texas Instruments |
| Serie | CDCF5801 |

Low Jitter PLL-basierter Multiplikator / Divider mit programmierbaren Verzögerungsleitungen bis unter 10 ps
Datenblätter
Clock Multiplier With Delay Control and Phase Alignment datasheet
PDF, 602 Kb, Revision: F, Datei veröffentlicht: Oct 7, 2005
Auszug aus dem Dokument
Status
| CDCF5801DBQ | CDCF5801DBQG4 | CDCF5801DBQR | CDCF5801DBQRG4 | |
|---|---|---|---|---|
| Lifecycle Status | NRND (Not recommended for new designs) | NRND (Not recommended for new designs) | NRND (Not recommended for new designs) | NRND (Not recommended for new designs) |
| Manufacture's Sample Availability | No | No | No | No |
Verpackung
| CDCF5801DBQ | CDCF5801DBQG4 | CDCF5801DBQR | CDCF5801DBQRG4 | |
|---|---|---|---|---|
| N | 1 | 2 | 3 | 4 |
| Pin | 24 | 24 | 24 | 24 |
| Package Type | DBQ | DBQ | DBQ | DBQ |
| Industry STD Term | SSOP | SSOP | SSOP | SSOP |
| JEDEC Code | R-PDSO-G | R-PDSO-G | R-PDSO-G | R-PDSO-G |
| Package QTY | 50 | 50 | 2500 | 2500 |
| Carrier | TUBE | TUBE | LARGE T&R | LARGE T&R |
| Device Marking | CDCF5801 | CDCF5801 | CDCF5801 | CDCF5801 |
| Width (mm) | 3.9 | 3.9 | 3.9 | 3.9 |
| Length (mm) | 8.65 | 8.65 | 8.65 | 8.65 |
| Thickness (mm) | 1.5 | 1.5 | 1.5 | 1.5 |
| Pitch (mm) | .64 | .64 | .64 | .64 |
| Max Height (mm) | 1.75 | 1.75 | 1.75 | 1.75 |
| Mechanical Data | Herunterladen | Herunterladen | Herunterladen | Herunterladen |
Öko-Plan
| CDCF5801DBQ | CDCF5801DBQG4 | CDCF5801DBQR | CDCF5801DBQRG4 | |
|---|---|---|---|---|
| RoHS | Compliant | Compliant | Compliant | Compliant |
Modellreihe
Serie: CDCF5801 (4)
Herstellerklassifikation
- Semiconductors> Staging> Unknown> Phase Aligner