Datasheet Texas Instruments CDCE62005RGZT — Datenblatt

HerstellerTexas Instruments
SerieCDCE62005
ArtikelnummerCDCE62005RGZT
Datasheet Texas Instruments CDCE62005RGZT

5/10 Ausgänge Taktgenerator / Jitterreiniger mit integriertem Dual VCO 48-VQFN -40 bis 85

Datenblätter

CDCE62005 3:5 Clock Generator, Jitter Cleaner with Integrated Dual VCOs datasheet
PDF, 2.9 Mb, Revision: G, Datei veröffentlicht: May 23, 2016
Auszug aus dem Dokument

Preise

Status

Lifecycle StatusActive (Recommended for new designs)
Manufacture's Sample AvailabilityYes

Verpackung

Pin4848
Package TypeRGZRGZ
Industry STD TermVQFNVQFN
JEDEC CodeS-PQFP-NS-PQFP-N
Package QTY250250
CarrierSMALL T&RSMALL T&R
Device Marking62005CDCE
Width (mm)77
Length (mm)77
Thickness (mm).9.9
Pitch (mm).5.5
Max Height (mm)11
Mechanical DataHerunterladenHerunterladen

Parameter

Input LevelLVPECL, LVDS, LVCMOS
Number of Outputs5
Operating Temperature Range-40 to 85 C
Output Frequency(Max)1175 MHz
Output Frequency(Min)4.25 MHz
Output LevelLVPECL, LVDS, LVCMOS
Package GroupVQFN
Package Size: mm2:W x L48VQFN: 49 mm2: 7 x 7(VQFN) PKG
ProgrammabilityEEPROM, SPI
Special FeaturesDesign Tool Available
VCC Core3.3 V
VCC Out3.3 V

Öko-Plan

RoHSCompliant

Design Kits und Evaluierungsmodule

  • Evaluation Modules & Boards: DAC3482EVM
    DAC3482 Dual-Channel, 16-Bit, 1.25-GSPS Digital-to-Analog Converter Evaluation Module
    Lifecycle Status: Active (Recommended for new designs)
  • Evaluation Modules & Boards: CDCE62005EVM
    CDCE62005EVM Evaluation Module
    Lifecycle Status: Active (Recommended for new designs)
  • Evaluation Modules & Boards: DAC3174EVM
    DAC3174 Evaluation Module
    Lifecycle Status: Obsolete (Manufacturer has discontinued the production of the device)
  • Evaluation Modules & Boards: DAC3283EVM
    DAC3283 Evaluation Module
    Lifecycle Status: Active (Recommended for new designs)
  • Evaluation Modules & Boards: DAC3162EVM
    DAC3162 Dual-Channel, 12-Bit, 500-MSPS Digital-to-Analog Converter Evaluation Module
    Lifecycle Status: Active (Recommended for new designs)
  • Evaluation Modules & Boards: DAC3152EVM
    DAC3152 Dual-Channel, 10-Bit, 500-MSPS Digital-to-Analog Converter Evaluation Module
    Lifecycle Status: Active (Recommended for new designs)
  • Evaluation Modules & Boards: DAC34H84EVM
    DAC34H84 Quad-Channel, 16-Bit, 1.25-GSPS Digital-to-Analog Converter Evaluation Module
    Lifecycle Status: Active (Recommended for new designs)
  • Evaluation Modules & Boards: DAC3484EVM
    DAC3484 Quad-Channel, 16-Bit, 1.25-GSPS Digital-to-Analog Converter Evaluation Module
    Lifecycle Status: Active (Recommended for new designs)
  • Evaluation Modules & Boards: DAC34SH84EVM
    DAC34SH84 Quad-Channel, 16-Bit, 1.5-GSPS Digital-to-Analog Converter Evaluation Module
    Lifecycle Status: Active (Recommended for new designs)

Anwendungshinweise

  • CDCE62005 Application Report
    PDF, 296 Kb, Datei veröffentlicht: Nov 21, 2008
  • LAN & WAN clock generation and muxing using the CDCE62005
    PDF, 2.9 Mb, Datei veröffentlicht: Nov 19, 2008
  • CDCE62005 Phase Noise and Jitter Cleaning Performance
    PDF, 2.5 Mb, Datei veröffentlicht: Sep 5, 2008
    This application report presents phase noise data taken on the Texas Instruments' CDCE62005 jitter cleaner and synchronizer PLL. The phase noise performance of the CDCE62005 depends both on the phase noise of the reference clock and the CDCE62005 itself. This application report shows the phase noise performance at the most popular CDMA frequencies and helps the user to choose the right clocking so
  • Phase Noise Performance and Loop Bandwidth Optimization of CDCE62005
    PDF, 556 Kb, Datei veröffentlicht: Aug 11, 2011
  • Effects of Clock Spur on High Speed DAC Performance (Rev. A)
    PDF, 828 Kb, Revision: A, Datei veröffentlicht: May 18, 2015
  • Clocking Design Guidelines: Unused Pins
    PDF, 158 Kb, Datei veröffentlicht: Nov 19, 2015
  • Effects of Clock Noise on High Speed DAC Performance
    PDF, 674 Kb, Datei veröffentlicht: Nov 8, 2012
  • CDCE62005 as Clock Solution for High-Speed ADCs
    PDF, 805 Kb, Datei veröffentlicht: Sep 4, 2008
    TI has introduced a family of devices well-suited to meet the demands for high-speed ADC devices such as the ADS5527 which is capable of sampling up to 210 MSPS. To realize the full potential of these high-performance products it is imperative to provide a low phase noise clock source. The CDCE62005 clock synthesizer chip offers a real-world clocking solution to meet these stringent requirements

Modellreihe

Serie: CDCE62005 (2)

Herstellerklassifikation

  • Semiconductors > Clock and Timing > Clock Generators > Low Jitter <1psec RMS