Datasheet Texas Instruments CDC509PWRG4 — Datenblatt

HerstellerTexas Instruments
SerieCDC509
ArtikelnummerCDC509PWRG4
Datasheet Texas Instruments CDC509PWRG4

3,3-V-Phasenregelkreis-Treiber 24-TSSOP 0 bis 70

Datenblätter

CDC509: 3.3-V Phase-Lock Loop Clock Driver datasheet
PDF, 612 Kb, Revision: C, Datei veröffentlicht: Dec 2, 2004
Auszug aus dem Dokument

Preise

Status

Lifecycle StatusActive (Recommended for new designs)
Manufacture's Sample AvailabilityYes

Verpackung

Pin24
Package TypePW
Industry STD TermTSSOP
JEDEC CodeR-PDSO-G
Package QTY2000
CarrierLARGE T&R
Device MarkingCK509
Width (mm)4.4
Length (mm)7.8
Thickness (mm)1
Pitch (mm).65
Max Height (mm)1.2
Mechanical DataHerunterladen

Parameter

Absolute Jitter (Peak-to-Peak Cycle or Period Jitter)200 ps
Number of Outputs9
Operating Frequency Range(Max)125 MHz
Operating Frequency Range(Min)25 MHz
Operating Temperature Range0 to 70 C
Package GroupTSSOP
Package Size: mm2:W x L24TSSOP: 50 mm2: 6.4 x 7.8(TSSOP) PKG
RatingCatalog
VCC3.3 V
t(phase error)480 ps
tsk(o)200 ps

Öko-Plan

RoHSCompliant

Anwendungshinweise

  • High Speed Clock Distribution Design Techniques for CDC 509/516/2509/2510/2516 (Rev. A)
    PDF, 109 Kb, Revision: A, Datei veröffentlicht: Sep 23, 1998
    The memory bandwidth of high performance microprocessors is increasing at a rapid rate and the future memory bandwidth requirements are expected to keep increasing. The bandwidth requirements of RAM will be satisfied in the near term by using Synchronous DRAM. The need to drive multiple DRAM chips at high speeds with low skew necessitates the use of clock distribution devices with Phase Locked Loo

Modellreihe

Serie: CDC509 (2)

Herstellerklassifikation

  • Semiconductors > Clock and Timing > Clock Buffers > Zero Delay Buffers