Datasheet Texas Instruments CDC208NSRG4 — Datenblatt
| Hersteller | Texas Instruments |
| Serie | CDC208 |
| Artikelnummer | CDC208NSRG4 |

5V Dual 1-zu-4-Takt-Treiber 20-SO -40 bis 85
Datenblätter
Dual 1-Line To 4-Line Clock Drivers With 3-State Outputs datasheet
PDF, 1.1 Mb, Revision: F, Datei veröffentlicht: Oct 28, 1998
Auszug aus dem Dokument
Status
| Lifecycle Status | Active (Recommended for new designs) |
| Manufacture's Sample Availability | Yes |
Verpackung
| Pin | 20 |
| Package Type | NS |
| Industry STD Term | SOP |
| JEDEC Code | R-PDSO-G |
| Package QTY | 2000 |
| Carrier | LARGE T&R |
| Device Marking | CDC208 |
| Width (mm) | 5.3 |
| Length (mm) | 12.6 |
| Thickness (mm) | 1.95 |
| Pitch (mm) | 1.27 |
| Max Height (mm) | 2 |
| Mechanical Data | Herunterladen |
Parameter
| Input Frequency(Max) | 60 MHz |
| Input Level | TTL |
| Number of Outputs | 8 |
| Operating Temperature Range | -40 to 85 C |
| Output Frequency(Max) | 60 MHz |
| Output Level | CMOS |
| Package Group | SO |
| Package Size: mm2:W x L | 20SO: 98 mm2: 7.8 x 12.6(SO) PKG |
| Rating | Catalog |
| VCC Out | 5 V |
Öko-Plan
| RoHS | Compliant |
Anwendungshinweise
- Minimizing Clock Driver Output Skew Using Ganged OutputsPDF, 53 Kb, Datei veröffentlicht: Jan 1, 1994
This document helps designers use existing clock-driver products to drive large loads while maintaining a minimum amount of skew between the device outputs. The emphasis of this document is using parallel or ganged outputs to drive loads. A performance evaluation of the CDC201 is provided.
Modellreihe
Serie: CDC208 (8)
- CDC208DW CDC208DWG4 CDC208DWR CDC208DWRG4 CDC208NS CDC208NSG4 CDC208NSR CDC208NSRG4
Herstellerklassifikation
- Semiconductors > Clock and Timing > Clock Buffers > Single-Ended