Datasheet Texas Instruments CD74HCT112 — Datenblatt

HerstellerTexas Instruments
SerieCD74HCT112
Datasheet Texas Instruments CD74HCT112

Hochgeschwindigkeits-CMOS-Logik-Dual-Negative-Edge-Triggered JK-Flip-Flops mit Set und Reset

Datenblätter

CD54HC112, CD74HC112, CD54HCT112, CD74HCT112 datasheet
PDF, 749 Kb, Revision: H, Datei veröffentlicht: Oct 13, 2003
Auszug aus dem Dokument

Preise

Status

CD74HCT112ECD74HCT112EE4
Lifecycle StatusActive (Recommended for new designs)Active (Recommended for new designs)
Manufacture's Sample AvailabilityNoNo

Verpackung

CD74HCT112ECD74HCT112EE4
N12
Pin1616
Package TypeNN
Industry STD TermPDIPPDIP
JEDEC CodeR-PDIP-TR-PDIP-T
Package QTY2525
CarrierTUBETUBE
Device MarkingCD74HCT112ECD74HCT112E
Width (mm)6.356.35
Length (mm)19.319.3
Thickness (mm)3.93.9
Pitch (mm)2.542.54
Max Height (mm)5.085.08
Mechanical DataHerunterladenHerunterladen

Parameter

Parameters / ModelsCD74HCT112E
CD74HCT112E
CD74HCT112EE4
CD74HCT112EE4
Bits22
F @ Nom Voltage(Max), Mhz2525
ICC @ Nom Voltage(Max), mA0.040.04
Output Drive (IOL/IOH)(Max), mA-6/6-6/6
Package GroupPDIPPDIP
Package Size: mm2:W x L, PKGSee datasheet (PDIP)See datasheet (PDIP)
RatingCatalogCatalog
Schmitt TriggerNoNo
Technology FamilyHCTHCT
VCC(Max), V5.55.5
VCC(Min), V4.54.5
Voltage(Nom), V55
tpd @ Nom Voltage(Max), ns4444

Öko-Plan

CD74HCT112ECD74HCT112EE4
RoHSCompliantCompliant
Pb FreeYesYes

Anwendungshinweise

  • Power-Up Behavior of Clocked Devices (Rev. A)
    PDF, 34 Kb, Revision: A, Datei veröffentlicht: Feb 6, 2015

Modellreihe

Serie: CD74HCT112 (2)

Herstellerklassifikation

  • Semiconductors> Logic> Flip-Flop/Latch/Register> J-K Flip-Flop