Datasheet Texas Instruments CD74AC280E — Datenblatt

HerstellerTexas Instruments
SerieCD74AC280
ArtikelnummerCD74AC280E
Datasheet Texas Instruments CD74AC280E

9-Bit-Generator / Prüfer für ungerade / gerade Parität 14-PDIP -55 bis 125

Datenblätter

9-Bit Odd/Even Parity Generator/Checker datasheet
PDF, 706 Kb, Revision: A, Datei veröffentlicht: May 17, 2000
Auszug aus dem Dokument

Preise

Status

Lifecycle StatusActive (Recommended for new designs)
Manufacture's Sample AvailabilityNo

Verpackung

Pin14
Package TypeN
Industry STD TermPDIP
JEDEC CodeR-PDIP-T
Package QTY25
CarrierTUBE
Device MarkingCD74AC280E
Width (mm)6.35
Length (mm)19.3
Thickness (mm)3.9
Pitch (mm)2.54
Max Height (mm)5.08
Mechanical DataHerunterladen

Parameter

Bits2
F @ Nom Voltage(Max)100 Mhz
FunctionParity
ICC @ Nom Voltage(Max)0.08 mA
Operating Temperature Range-55 to 125 C
Output Drive (IOL/IOH)(Max)75/-75 mA
Package GroupPDIP
Package Size: mm2:W x LSee datasheet (PDIP) PKG
RatingCatalog
Technology FamilyAC
TypeOther
VCC(Max)5.5 V
VCC(Min)1.5 V
Voltage(Nom)5 V
tpd @ Nom Voltage(Max)19.1 ns

Öko-Plan

RoHSCompliant
Pb FreeYes

Anwendungshinweise

  • Using High Speed CMOS and Advanced CMOS in Systems With Multiple Vcc
    PDF, 43 Kb, Datei veröffentlicht: Apr 1, 1996
    Though low power consumption is a feature of CMOS devices sometimes this feature does not meet a designer?s system power supply constraints. Therefore a partial system power down or multiple Vcc supplies are used to meet the needs of the system. This document shows electrostatic discharge protection circuits. It also provides circuit and bus driver examples of partial system power down and curren

Modellreihe

Herstellerklassifikation

  • Semiconductors > Logic > Specialty Logic > Counter/Arithmetic/Parity Function