Datasheet Texas Instruments TLV1571CDW — Datenblatt

HerstellerTexas Instruments
SerieTLV1571
ArtikelnummerTLV1571CDW
Datasheet Texas Instruments TLV1571CDW

1-Ch.

Datenblätter

2.7 V to 5.5 V, 1-/-8 Channel 10-Bit Parallel Analog-to-Digital Converters datasheet
PDF, 627 Kb, Revision: D, Datei veröffentlicht: Jul 11, 2000
Auszug aus dem Dokument

Preise

Detaillierte Beschreibung

10-Bit 1,25 MSPS ADC 8-Kanal, DSP / SPI, Hardware konfigurierbar, 24-SOIC 0 bis 70 mit geringem Stromverbrauch

Status

Lifecycle StatusActive (Recommended for new designs)
Manufacture's Sample AvailabilityNo

Verpackung

Pin24
Package TypeDW
Industry STD TermSOIC
JEDEC CodeR-PDSO-G
Package QTY25
CarrierTUBE
Device MarkingTLV1571C
Width (mm)7.5
Length (mm)15.4
Thickness (mm)2.35
Pitch (mm)1.27
Max Height (mm)2.65
Mechanical DataHerunterladen

Parameter

# Input Channels1
Analog Voltage AVDD(Max)5.5 V
Analog Voltage AVDD(Min)2.7 V
ArchitectureSAR
Digital Supply(Max)5.5 V
Digital Supply(Min)2.7 V
INL(Max)1 +/-LSB
Input Range(Max)5.5 V
Input TypeSingle-Ended
Integrated FeaturesOscillator
InterfaceParallel
Multi-Channel ConfigurationN/A
Operating Temperature Range-40 to 85,0 to 70 C
Package GroupSOIC
Package Size: mm2:W x L24SOIC: 160 mm2: 10.3 x 15.5(SOIC) PKG
Power Consumption(Typ)12 mW
RatingCatalog
Reference ModeExt
Resolution10 Bits
SINAD60 dB
SNR60 dB
Sample Rate (max)1.25MSPS SPS
Sample Rate(Max)1.25 MSPS
THD(Typ)-60 dB

Öko-Plan

RoHSCompliant

Anwendungshinweise

  • Interfacing the TLV1571/78 Analog-to-Digital Converter to the TMS320C542 DSP
    PDF, 192 Kb, Datei veröffentlicht: Oct 7, 1999
    This application report presents a hardware solution for interfacing the TLV1571/TLV1578 10-bit, 1.25 MSPS low-power analog-to-digital converter (ADC) to the 16-bit fixed-point TMS320C542 digital signal processor (DSP). The report describes the interface hardware and C-callable software routines, which support communication between ADC and DSP.
  • Determining Minimum Acquisition Times for SAR ADCs, part 1 (Rev. A)
    PDF, 227 Kb, Revision: A, Datei veröffentlicht: Nov 10, 2010
    This application report analyzes a simple method for calculating minimum acquisition times for successive-approximation register analog-to-digital converters (SAR ADCs). The input structure of the ADC is examined along with the driving circuit. The voltage on the sampling capacitor is then determined for the case when a step function is applied to the input of the driving circuit. Three different
  • Determining Minimum Acquisition Times for SAR ADCs, part 2
    PDF, 215 Kb, Datei veröffentlicht: Mar 17, 2011
    The input structure circuit of a successive-approximation register analog-to-digital converter (SAR ADC) incombination with the driving circuit forms a transfer function that can be used to determine minimum acquisition times for different types of applied input signals. This application report, which builds on Determining Minimum Acquisition Times for SAR ADCs When a Step Function is Applied to

Modellreihe

Herstellerklassifikation

  • Semiconductors > Data Converters > Analog-to-Digital Converters (ADCs) > Precision ADCs (<=10MSPS)